

## In His name



# University of Tehran Faculty of electrical and computer engineering Digital Systems 1

## **Computer Assignment 2**

| Amirhosein Yavarikhoo | Name      |
|-----------------------|-----------|
| 810199514             | ID Number |
| 1401/1/23             | Date      |

فهرست گزارش سوالات (لطفاً پس از تكميل گزارش، اين فهرست را بهروز كنيد.)

Error! Bookmark not defined......Q1

| Error! Bookmark not defined. | Q2 |
|------------------------------|----|
| Error! Bookmark not defined. | Q3 |

To design this RTL component, we use NOR and NOT gate from CA1. To find the logic behind the comparator we use Karnaugh maps to minimize each of the outputs. Logics are shown below:



Figure 1 Logic values

So now that we have logic values of each output, we design the gate with NOR and NOT gates.



Figure 2 bit\_comparator design

Verilog code for this comparator is shown below:

Note that gate and wire numbers correspond with the graphical representation of figure 2

b) To find out the worst case delays, we find the longest path for each output.

Delays for 2 input NOR gates are: To 1:10ns TO 0:14ns

Delays for 2 input NOT gates are: TO 1:7ns TO 0: 5ns

- LT output: Longest path has 3 NOR gates and two inverters. When b is 0 and it changes to b=1 we have the worst case To1 delay which is: 3\*10+2\*7=44ns. When b is 1 and it changes to b=0 we have the worst case To0 delay which is :3\*14+2\*5=52ns.
- GT output: Since GT and LT diagrams are the same in logic and if we swap a with b in descriptions above, we find out worst case delays which are the same with LT.
- EQ output: Worst case To1 and to 0 occurs when one of the following inputs (a, b) changes. Worst case To1 delay is: 3\*10=30 ns. Worst case To0 delay is 3\*14=42ns.

c)

```
timescale lns/lns
2
    module bitcompTB_partC();
3
               logic aa=0,bb=0;
4
               logic eqout, ltout, gtout;
                logic 11=0,gg=0,ee=1;
5
                \texttt{bit comparator CUT(.a(aa),.b(bb),.LT(ltout),.GT(gtout),.EQ(eqout),.l(ll),.g(gg),.e(ee));} \\
6
               initial begin
8
                #200:
9
                #200 bb=1;
10
                #200 bb=0;
                #200 aa=1:
11
12
                #200 aa=0;
13
                #200 bb=1;
14
                #200 aa=1;
                #200 bb=0;
15
16
               end
     endmodule
```

Figure 3 Testbench code



**Figure 4 Testbench Result** 

As we can see the comparator works correctly.

d) delay values extracted from waveform are shown below:

| Output | 1 to 0 | 0 to 1 |
|--------|--------|--------|
| LT     | 45ns   | 50ns   |
| GT     | 53ns   | 55ns   |
| EQ     | 42 ns  | 30 ns  |

Figure 5 comparator using assign

e) This is the code written for comparing comparators.

```
`timescale lns/lns
    module bitcompTB_parte();
3
               logic aa=0,bb=0;
4
               logic eqout,ltout,gtout,ltoutl,eqoutl,gtoutl;
               logic 11=0,gg=0,ee=1;
bit_comparator CUT(.a(aa),.b(bb),.LT(ltout),.GT(gtout),.EQ(eqout),.1(11),.g(gg),.e(ee));
5
6
7
               bit_comparator_assign CUT1 (.a(aa),.b(bb),.LT(ltout1),.GT(gtout1),.EQ(eqout1),.1(11),.g(gg),.e(ee));
8
               initial begin
9
               #200;
10
               #200 bb=1;
               #200 bb=0;ee=0;gg=1;
11
12
               #200 aa=1;
13
               #200 aa=0;ee=0;gg=0;ll=1;
14
               #200 bb=1;
15
               #200 aa=1;
16
               #200 bb=0:
17
               end
```

Figure 6 testbench code

Waveform result is shown below.



Figure 7 waveform of 1-bit comparators

Because we used assign statement, we no longer have X value in the output. We designed first comparator using gates that are based on transistors so we have delay values based on transistor delays and it's not always worst case so delay values differ.



a) we use outputs of the components as inputs for other components. RTL1 compares the least significant bit and RTL4 gives us the output of the whole comparing.



b) because of cascading, all of our delays are multiplied by 4.

| Output | 1 to 0 | 0 to 1 |
|--------|--------|--------|
| LT     | 180ns  | 200ns  |
| GT     | 212ns  | 220ns  |
| EQ     | 168 ns | 120 ns |

c) Testbench code is shown below:

```
timescale lns/lns
2
    module quad_bit_compTB_partC();
3
               logic [3:0] aa=4'bl111,bb=4'bl101;
4
               logic ll=0,ee=1,gg=0;
5
               wire ltout, eqout, gtout;
               quad_comparator CUT1(aa,bb,ee,ll,gg,gtout,ltout,eqout);
6
7
     白
               initial begin
8
               #500;
9
               #800 aa=4'b1101;
10
               #800 aa=4'b1001;
11
               #800 aa=4'b1101;
12
               #800 bb=4'b1000;
13
               #800 bb=4'b1111;
14
               end
15
     - endmodule
16
```

#### Waveform of this testbench is:



### Another testbench to show worst case delays:

```
1
     `timescale lns/lns
2
    module quad_bit_compTB_worstdelay();
3
              logic [3:0] aa=4'b0000,bb=4'b0000;
4
              logic ll=0,ee=1,gg=0;
5
              wire ltout, eqout, gtout;
6
              quad_comparator CUT1(aa,bb,ee,11,gg,gtout,1tout,eqout);
7
    中
              initial begin
8
               #800;
9
               #800 aa=4'b0001;
.0
               #800 aa=4'b00000;
.1
               #800 bb=4'b0001;
.2
               #800 bb=4'b0000;
.3
              #800;
4
              end
     endmodule
.5
```



d) Screenshot below shows how to write module with assign.

```
timescale lns/lns
module quad_comparator_assign(input [3:0] a,b,input e,l,g,output GT,LT,EQ);
assign #(200,180) LT=(a<b)|((a==b)&l);
assign #(220,212) GT=(a>b)|((a==b)&g);
assign #(120,168) EQ=(a==b)&(e==1'b1);
endmodule
```

```
e)
1
     `timescale lns/lns
 2
     module quad bit compTB parte();
 3
               logic [3:0] aa=4'b1111,bb=4'b1101;
 4
               logic ll=0,ee=1,gg=0;
 5
               wire ltout, eqout, gtout, ltoutl, gtoutl, eqoutl;
 6
               quad comparator CUT1(aa,bb,ee,11,gg,gtout,1tout,eqout);
 7
               quad_comparator_assign CUT2(aa,bb,ee,ll,gg,gtoutl,ltoutl,eqoutl);
 8
               initial begin
 9
               #500;
10
               #800 aa=4'b1101;
11
               #800 aa=4'b1001;
12
               #800 aa=4'b1101;
13
               #800 bb=4'b1000;
14
               #800 bb=4'b1111;
15
               end
     L endmodule
16
17
18
```

The second quad comparator with assign has more delay values but as we can see. This happens because we defined assign with worst case delay but the transition doesn't necessarily occur in least significant beat. because the basis of both comparators is assign, we don't have X values in transitions.

Q3

a)Same as Q2 part a, we use 4 comparators and cascade it.



b)Because we have 4 quad comparators connected to each other (series connection) delay values are quad comparator delay values multiplied by 4.

| Output | 1 to 0 | 0 to 1 |
|--------|--------|--------|
| LT     | 720ns  | 800ns  |
| GT     | 848ns  | 880ns  |
| EQ     | 672 ns | 480 ns |

c)

```
1
       `timescale lns/lns
2
    module hex bit compTB partC();
3
               logic [15:0] aa=16'd21,bb=16'd15;
              logic 11=0,ee=1,gg=0;
4
5
              wire ltout, eqout, gtout;
               hex_comparator CUT1(aa,bb,ee,l1,gg,gtout,ltout,eqout);
6
7
    白
               initial begin
8
               #1000;
9
               #1000 aa=16'd12;
.0
               #1000 bb=16'd12;
.1
               #1000 aa=16'd200;
.2
               #1000 bb=16'd200;
.3
               #1000 bb=4'd300;
4
               end
.5
      endmodule
6
```



As we can see from the waveforms above, the comparator works correctly.

Another testbench to show worst case delays.

```
1
       `timescale lns/lns
2
     module hex bit compTB worstdelay();
3
               logic [15:0] aa=16'd0,bb=16'd0;
 4
               logic ll=0,ee=1,gg=0;
 5
               wire ltout, eqout, gtout;
 6
               hex comparator CUT1(aa,bb,ee,ll,gg,gtout,ltout,eqout);
7
               initial begin
8
               #1000;
9
               #1000 aa[0]=1'b1;
10
               #1000 aa[0]=1'b0;
11
               #1000 bb[0]=1'b1;
12
               #1000 bb[0]=1'b0;
13
               #1000 ;
14
               end
15
       endmodule
16
```

The waveform result is shown below:



d)Depending on the bit that changes the outcome, we will have many different delay values so we use worst case delay to define the assign statement.

```
timescale lns/lns
module hex_comparator_assign(input [15:0] a,b,input e,l,g,output GT,LT,EQ);
assign #(800,720) LT=(a<b)|((a==b)&l);
assign #(880,848) GT=(a>b)|((a==b)&g);
assign #(672,480) EQ=(a==b)&(e==l'bl);
endmodule
```

e)



Delays of the original hex\_comparator is lower than the one we defined with assign statement.

f)When the sign bits of both inputs are the same, we have no issue. However, when sign bits are different, we should complement sign bit and compare the inputs using that. We can't change value of one bit in an array in systemverilog so we create a dummy array for both a and b, we assign values of 15 bits the same and for the sign bit we use an inverter and complement the sign bit. This way, the output will be correct.

```
1
      timescale lns/lns
2
    module hex_comparator_signed(input [15:0] a,b,input e,l,g,output GT,LT,EQ);
3
              wire [15:0] aa,bb;
4
              assign aa[14:0]=a[14:0];
5
              assign bb[14:0]=b[14:0];
6
              assign #(7,5) aa[15]=~a[15];
7
              assign \#(7,5) bb[15]=~b[15];
8
              hex_comparator_assign RTL1(aa,bb,e,1,g,GT,LT,EQ);
9
      endmodule
10
```

Testbench for signed comparator:

```
1
      `timescale lns/lns
2
    module hex bit comp Signed TB();
3
              logic [15:0] aa=16'b0000000000000000,bb=16'b000000000000000;
4
              logic ll=0,ee=1,gg=0;
5
              wire ltout, eqout, gtout;
6
              hex comparator signed CUT1(aa,bb,ee,ll,gg,gtout,ltout,eqout);
7
    阜
               initial begin
8
               #2000;
9
               #2000 aa[15]=1'b1;
10
               #2000 bb[15]=1'b1;
11
               #2000 bb[15]=1'b0;
12
      endmodule
```

Waveform from testbench that indicates the comparator works correctly.

